110,99 €
inkl. MwSt.
Versandkostenfrei*
Versandfertig in 6-10 Tagen
payback
55 °P sammeln
  • Gebundenes Buch

This book explains the problem of estimating statistics of memory performance variation induced due to IC manufacturing process variations, and provides solutions recently proposed in the Electronic Design Automation (EDA) community. The material serves as a comprehensive reference for researchers and practitioners interested in the problem of estimating extreme statistics for memories.
Knowledge exists: you only have to ?nd it VLSI design has come to an important in?ection point with the appearance of large manufacturing variations as semiconductor technology has moved to 45 nm feature
…mehr

Produktbeschreibung
This book explains the problem of estimating statistics of memory performance variation induced due to IC manufacturing process variations, and provides solutions recently proposed in the Electronic Design Automation (EDA) community. The material serves as a comprehensive reference for researchers and practitioners interested in the problem of estimating extreme statistics for memories.
Knowledge exists: you only have to ?nd it VLSI design has come to an important in?ection point with the appearance of large manufacturing variations as semiconductor technology has moved to 45 nm feature sizes and below. If we ignore the random variations in the manufacturing process, simulation-based design essentially becomes useless, since its predictions will be far from the reality of manufactured ICs. On the other hand, using design margins based on some traditional notion of worst-case scenarios can force us to sacri?ce too much in terms of power consumption or manufacturing cost, to the extent of making the design goals even infeasible. We absolutely need to explicitly account for the statistics of this random variability, to have design margins that are accurate so that we can ?nd the optimum balance between yield loss and design cost. This discontinuity in design processes has led many researchers to develop effective methods of statistical design, where the designer can simulate not just the behavior of the nominal design, but the expected statistics of the behavior in manufactured ICs. Memory circuits tend to be the hardest hit by the problem of these random variations because of their high replication count on any single chip, which demands a very high statistical quality from the product. Requirements of 5-6s (0.